This paper presents a design for test (DFT)architecture for fast and scalable testing of array multipliers (MULTs). Regardless of the MULT size, our proposed testable architecture, without major changes in the original architecture, requires only five test vectors. Test pattern generation (TPG) is done by combining C-testability, bijectivity and deterministic TPG methods. Experimental results show 100% fault coverage for single stuck-at faults. The proposed method requires minor testability hardware insertion into the multiplier with extra delay and area overhead of less than 0.5% for a 64-bit multiplier.
翻译:本文为快速和可缩放的数组倍增效应(Multurs)测试设计了一个测试(DFT)结构设计。 不论MUCT大小,我们提议的可测试结构不需对原始结构进行重大改变,只需要5个测试矢量即可。 测试模式生成(TPG)是结合C测试、双向和确定式TPG方法进行的。 实验结果显示,单卡住故障的覆盖率为100%。 拟议的方法要求将少量测试硬件插入倍增效器,并额外拖延,64位乘数的面积间接费小于0.5%。