This paper introduces a novel method for synthesizing digital circuits derived from Binary Decision Diagrams (BDDs) that can yield to reduction in power dissipation. The power reduction is achieved by decreasing the switching activity in a circuit while paying close attention to information measures as an optimization criterion. We first present the technique of efficient BDD-based computation of information measures which are used to guide the power optimization procedures. Using this technique, we have developed an algorithm of BDD reordering which leads to reducing the power consumption of the circuits derived from BDDs. Results produced by the synthesis on the ISCAS benchmark circuits are very encouraging.
翻译:本文介绍了一种新型方法,用于综合二进制决定图(BDDs)产生的数字电路,这种电路可以减少电流的耗竭,通过减少电路转动活动而减少电路转动活动,同时密切注意信息计量,以此作为优化标准。我们首先介绍了高效的BDDs计算用于指导电源优化程序的信息计量方法。我们利用这一技术开发了一种BDD重新排序算法,这种算法可以减少从BDDss获得电路的用电量。关于ISCAS基准电路的合成所产生的结果非常令人鼓舞。