We introduce an approach to designing FPGA-accelerated middleboxes that simplifies development, debugging, and performance tuning by decoupling the tasks of hardware-accelerator implementation and software-application programming. Rosebud is a framework that links hardware accelerators to a high-performance packet processing pipeline through a standardized hardware/software interface. This separation of concerns allows hardware developers to focus on optimizing custom accelerators while freeing software programmers to reuse, configure, and debug accelerators in a fashion akin to software libraries. We show the benefits of the Rosebud framework by building a firewall based on a large blacklist and porting the Pigasus IDS pattern-matching accelerator in less than a month. Our experiments demonstrate that Rosebud delivers high performance, serving ~200 Gbps of traffic while adding only 0.7-7 microseconds of latency.
翻译:我们引入了一种设计FPGA加速的中继器的方法,通过拆分硬件加速器实施和软件应用程序,简化了开发、调试和性能调试。 Rosebud是一个框架,通过标准化硬件/软件界面,将硬件加速器与高性能的包处理管道连接起来。这种分解使硬件开发者能够集中优化定制加速器,同时释放软件程序员,使其能以类似于软件库的方式重新使用、配置和调试加速器。我们展示了玫瑰罩框架的好处,在大型黑名单的基础上建立一个防火墙,并在不到一个月的时间里移植Pigasus IDS模式匹配加速器。我们的实验表明, Rosebbud提供了高性能,服务于~200 Gbps的流量,同时只增加了0.7-7微秒的延缓度。</s>