The objective of this paper is to minimize the energy consumption of a quantized Min-Sum LDPC decoder, by considering aggressive voltage downscaling of the decoder circuit. Since low power supply may introduce faults in the memories used by the decoder architecture, this paper proposes to optimize the energy consumption of the faulty Min-Sum decoder while satisfying a given performance criterion. The proposed optimization method relies on a coordinate descent algorithm that optimizes code and decoder parameters which have a strong influence on the decoder energy consumption: codeword length, number of quantization bits, and failure probability of the memories. Optimal parameter values are provided for several codes defined by their protographs, and significant energy gains are observed compared to non-optimized setups.
翻译:本文的目的是通过考虑对拆解器电路进行激烈的压压压降缩缩,最大限度地减少最小- Sum LDPC 分解器的能量消耗。 由于低电源可能会在拆解器结构使用的记忆中造成故障,本文件提议在满足特定性能标准的同时,优化断层敏- Sum解码器的能量消耗。 拟议的优化方法依赖于协调的下限算法,该算法优化了对拆解器能源消耗具有重大影响的代码和解密参数:代码长度、量化位数和记忆失灵概率。 最佳参数值是按其编程图界定的若干代码提供的,与非优化的设置相比,观测了显著的能量增益。