2.5D integration is an important technique to tackle the growing cost of manufacturing chips in advanced technology nodes. This poses the challenge of providing high-performance inter-chiplet interconnects (ICIs). As the number of chiplets grows to tens or hundreds, it becomes infeasible to hand-optimize their arrangement in a way that maximizes the ICI performance. In this paper, we propose HexaMesh, an arrangement of chiplets that outperforms a grid arrangement both in theory (network diameter reduced by 42%; bisection bandwidth improved by 130%) and in practice (latency reduced by 19%; throughput improved by 34%). MexaMesh enables large-scale chiplet designs with high-performance ICIs.
翻译:2.5D 集成是解决先进技术节点制造芯片成本不断增长的重要方法之一,这提出了提供高性能芯片间连接(ICIs)的挑战。随着芯片数量增长到数十或数百个,无法以最大限度地提高 ICI 性能的方式亲手优化其安排。 在本文中,我们提议HexaMesh, 一种在理论上(网络直径减少42%;双节带宽改善130%)和实践中(延迟减少19%;吞吐量改善34%)都超过网格安排的芯片安排。 MexaMesh 使得具有高性能ICI的大型芯片设计成为可能。