Dynamic Random Access Memory (DRAM) is the de-facto choice for main memory devices due to its cost-effectiveness. It offers a larger capacity and higher bandwidth compared to SRAM but is slower than the latter. With each passing generation, DRAMs are becoming denser. One of its side-effects is the deviation of nominal parameters: process, voltage, and temperature. DRAMs are often considered as the bottleneck of the system as it trades off performance with capacity. With such inherent limitations, further deviation from nominal specifications is undesired. In this paper, we investigate the impact of variations in conventional DRAM devices on the aspects of performance, reliability, and energy requirements. Based on this study, we model a variation-aware framework, called VAR-DRAM, targeted for modern-day DRAM devices. It provides enhanced power management by taking variations into account. VAR-DRAM ensures faster execution of programs as it internally remaps data from variation affected cells to normal cells and also ensures data preservation. On extensive experimentation, we find that VAR-DRAM achieves peak energy savings of up to 48.8% with an average of 29.54% on DDR4 memories while improving the access latency of the DRAM compared to a variation affected device by 7.4%.
翻译:动态随机存取内存( DRAM) 是主要存储设备( DRAM ) 的脱fato 选择, 因为它具有成本效益。 它与 SRAM 相比具有更大的容量和更高的带宽, 但比后者要慢。 每一代人, DRAM 就会变得密度越大。 其副作用之一是名义参数的偏差: 过程、 电压和温度。 DRAM 通常被视为系统在用能力交换性能时的瓶颈。 由于存在这些内在限制, 进一步偏离名义规格是不理想的。 在本文中, 我们调查了常规 DRAM 设备的变化对性能、 可靠性和能源需求等方面的影响。 根据这项研究, 我们建模了一个变异感框架, 称为 VAR- DRAM, 目标是现代 DRAM 设备。 它通过考虑变异来提供强化的电力管理。 VAR- DRAM 保证了程序执行得更快, 内部数据从变异的细胞到正常的细胞, 也确保数据保存。 在广泛的实验中, 我们发现 VAR- DRAM 最高节能节能节制到48. 8, 的调率比DRMDMDM 平均调为DM 。