In this paper, we introduce the design and verification frameworks for developing a fully-functional emerging ternary processor. Based on the existing compiling environments for binary processors, for the given ternary instructions, the software-level framework provides an efficient way to convert the given programs to the ternary assembly codes. We also present a hardware-level framework to rapidly evaluate the performance of a ternary processor implemented in arbitrary design technology. As a case study, the fully-functional 9-trit advanced RISC-based ternary (ART-9) core is newly developed by using the proposed frameworks. Utilizing 24 custom ternary instructions, the 5-stage ART-9 prototype architecture is successfully verified by a number of test programs including dhrystone benchmark in a ternary domain, achieving the processing efficiency of 57.8 DMIPS/W and 3.06 x 10^6 DMIPS/W in the FPGA-level ternary-logic emulations and the emerging CNTFET ternary gates, respectively.
翻译:在本文中,我们介绍了开发一个功能齐全的新兴长期处理器的设计与核查框架。根据二进制处理器的现有汇编环境,软件级框架为将特定程序转换成永久组装编码提供了有效的方式;我们还提出了一个硬件级框架,以迅速评价在任意设计技术中实施的永久处理器的性能;作为案例研究,完全功能九三级高级RISC(ART-9)核心部分是利用拟议框架新开发的。利用24个定制长期指示,5阶段ART-9原型结构由若干试验方案成功验证,包括永久域的顶点基准,在FPGA-级的裁量式模拟器和新兴的CNTFET的顶端分别实现57.8 DMIPS/W和3.06 x 10 ⁇ 6 DMIPS/W的处理效率。