As the demand for high-performance microprocessors increases, the circuit complexity and the rate of data transfer increases resulting in higher power consumption. We propose a clocking architecture that uses a series LC resonance and inductor matching technique to address this bottleneck. By employing pulsed resonance, the switching power dissipated is recycled back. The inductor matching technique aids in reducing the skew, increasing the robustness of the clock network. This new resonant architecture saves over 43% power and 91% skew clocking a range of 1--5 GHz, compared to a conventional primary-secondary flip-flop-based CMOS architecture.
翻译:随着对高性能微处理器需求的增加,电路复杂度和数据传输速度的上升导致电力消耗增加。 我们建议使用一系列 LC 共振和感应匹配技术的时钟结构来解决这一瓶颈问题。 通过使用脉冲共振,转换电能的消散可以回收回来。 感应器匹配技术辅助设备可以减少电流, 提高时钟网络的强度。 这个新的共振结构可以节省43%的电力和91%的时钟, 其范围为1- 5 GHz, 而传统的初级二级翻滚式CMOS 结构则不同。