In this paper, we present an efficient formal approach to check the equivalence of synthesized RTL against the high-level specification in the presence of pipelining transformations. To increase the scalability of our proposed method, we dynamically divide the designs into several smaller parts called segments by introducing cut-points. Then we employ Modular Horner Expansion Diagram (M-HED) to check whether the specification and implementation are equivalent or not. In an iterative manner, the equivalence checking for each segment is performed. At each step, the equivalent nodes and those nodes which have an impact on them are removed until the whole design is covered. Our proposed method enables us to deal with the equivalence checking problem for behaviorally synthesized designs even in the presence of pipelines for nested loops. The empirical results demonstrate the efficiency and scalability of our proposed method in terms of run-time and memory usage for several large designs synthesized by a commercial behavioral synthesis tool. Average improvements in terms of the memory usage and run time in comparison with SMT- and SAT-based equivalence checking are 16.7x and 111.9x, respectively.
翻译:在本文中,我们提出了一个有效的正式方法,以检查合成的RTL与管线质变的高规格的等值。为了提高我们拟议方法的可缩放性,我们通过引入切分,将设计动态地分为几个小部分,称为截断点。然后我们使用Modular Horner扩展图(M-HED)来检查规格和执行是否等值。以迭代方式对每个部分进行等值检查。在每个步骤中,在覆盖整个设计之前,将影响这些部分的等效节点和节点删除。我们拟议方法使我们能够处理行为合成设计方面的等值检查问题,即使在嵌入循环的管道中也是如此。实证结果表明,我们拟议方法在运行时间和记忆使用方面的效率和可扩展性,用商业行为合成工具合成的若干大设计。与SMT和SAT对等值检查相比,记忆使用和运行时间的平均改进分别为16.7x和111.9x。