Network-on-Chips (NoCs) have been widely employed in the design of multiprocessor system-on-chips (MPSoCs) as a scalable communication solution. NoCs enable communications between on-chip Intellectual Property (IP) cores and allow those cores to achieve higher performance by outsourcing their communication tasks. Mapping and Scheduling methodologies are key elements in assigning application tasks, allocating the tasks to the IPs, and organising communication among them to achieve some specified objectives. The goal of this paper is to present a detailed state-of-the-art of research in the field of mapping and scheduling of applications on 3D NoC, classifying the works based on several dimensions and giving some potential research directions.
翻译:网络芯片(NOCs)被广泛用于设计多处理系统芯片(MPSoCs),作为一种可扩缩的通信解决方案;无Cs使芯片知识产权(IP)核心之间能够进行通信,并通过将通信任务外包,使这些核心能够取得更高的绩效;绘图和排期方法是分配应用任务、将任务分配给实施伙伴、组织它们之间的沟通以实现某些特定目标的关键要素;本文件的目的是介绍关于3D诺C的绘图和申请时间安排领域的最新详细研究知识,根据几个层面对工程进行分类,并给出一些潜在的研究方向。