Concise and abstract models of system-level behaviors are invaluable in design analysis, testing, and validation. In this paper, we consider the problem of inferring models from communication traces of system-on-chip~(SoC) designs. The traces capture communications among different blocks of a SoC design in terms of messages exchanged. The extracted models characterize the system-level communication protocols governing how blocks exchange messages, and coordinate with each other to realize various system functions. In this paper, the above problem is formulated as a constraint satisfaction problem, which is then fed to a SMT solver. The solutions returned by the SMT solver are used to extract the models that accept the input traces. In the experiments, we demonstrate the proposed approach with traces collected from a transaction-level simulation model of a multicore SoC design and traces of a more detailed multicore SoC design developed in GEM5 environment.
翻译:系统层面行为的简明和抽象模型在设计分析、测试和验证方面非常宝贵。 在本文中,我们考虑了从系统-芯片~(SOC)设计的通信痕迹中推断模型的问题。 跟踪从交换的信息中捕捉 SoC设计的不同区块之间的通信。 提取的模型对系统层面的通信规程进行了特征描述,这些规程规范如何块交换信息,并相互协调以实现各种系统功能。 在本文中,上述问题被表述为一个制约性满意度问题,然后被反馈到SMT解答器中。 SMT解答器返回的解决方案被用来提取接受输入痕迹的模型。 在实验中,我们展示了从多核心SOC设计和在GEM5环境中开发的更为详细的多核心 SoC设计的交易级模拟模型中采集的痕迹的拟议方法。