The power consumption of high-speed, high-resolution analog to digital converters (ADCs) is a limiting factor in implementing large-bandwidth mm-wave communication systems. A mitigating solution, which has drawn considerable recent interest, is to use a few low-resolution ADCs at the receiver. While reducing the number and resolution of the ADCs decreases power consumption, it also leads to a reduction in channel capacity due to the information loss induced by coarse quantization. This implies a rate-energy tradeoff governed by the number and resolution of ADCs. Recently, it was shown that given a fixed number of low-resolution ADCs, the application of practically implementable nonlinear analog operators, prior to sampling and quantization, may significantly reduce the aforementioned rate-loss. Building upon these observations, this work focuses on single-input single-output (SISO) communication scenarios, and i) characterizes capacity expressions under various assumptions on the set of implementable nonlinear analog functions, ii) provides computational methods to calculate the channel capacity numerically, and iii) quantifies the gains due to the use of nonlinear operators in SISO receiver terminals. Furthermore, circuit-level simulations, using a 65 nm Bulk CMOS technology, are provided to show the implementability of the desired nonlinear operators in the analog domain. The power requirements of the proposed circuits are quantified for various analog operators.
翻译:高速、高分辨率模拟器和数字转换器(ADCs)的电力消耗量是实施大型低分辨率ADCs通信系统的一个限制因素。最近引起相当大兴趣的一个缓解解决方案是,在接收器使用一些低分辨率ADCs;减少ADCs的数量和分辨率会降低电力消耗量,还导致频道能力下降,因为粗微四分化造成信息损失。这意味着由ADCs的数量和分辨率决定的速率能源交换。最近,有证据表明,鉴于低分辨率ADCs数量固定,在取样和量化之前实际可执行的非线性模拟操作器的应用,因此在接收器使用一些低分辨率ADCs的低分辨率和高分辨率转换器。根据这些观察,这项工作侧重于单一投入单输出单输出量的通信情景,以及i)在一系列可执行的非线性模拟功能的各种假设下的能力表达方式。提供计算频道能力数字的计算方法,以及三)在取样前实际可执行的非线性非线性模拟操作器操作器应用了上述速度损失。SISMO公司在使用非轨道级级的模拟操作器前,为Sliamsimal的模拟操作者提供了Slieval-dal-deal-dealal的计算能力。